

FCC ID: 2AE2I-ACI810700S

### ACI810700S-BLE Mesh-MD

### **BLE Mesh module specification**

Version :V2.0

#### **Document Revision History**

| Date       | Revision Content                                                                          | <b>Revised By</b> | Version |
|------------|-------------------------------------------------------------------------------------------|-------------------|---------|
| 2016/4/6   | Initial released                                                                          | David Liao        | V1.0    |
| 2016/04/06 | Revise TX Power Range, addition FCC ID                                                    | David Liao        | V1.4    |
| 2016/04/14 | Addition FCC STATEMENT                                                                    | David Liao        | V1.5    |
| 2016/04/28 | Revise PAGE 6 Baudrate setting pin, Module Sleep/Active pin                               | David Liao        | V1.6    |
| 2016/05/08 | Addition BLE Mesh feature :PWM , private key,4 group ID define P1.0 BLE Connection status | David Liao        | V1.7    |
| 2016/05/23 | Revise BLE Mesh Module with MCU structure<br>Addition FCC STATEMENT                       | David Liao        | V1.8    |
| 2016/10/18 | Addition P2P (BLE to UART Mode) &BLE Mesh mode switch                                     | David Liao        | V1.9    |
| 2016/11/25 | Revise module outline                                                                     | David Liao        | V1.91   |
| 2017/04/28 | Revise BLE function On/Off switch Function Description                                    | David Liao        | V2.0    |

#### **BLE mesh Firmware Revision History**

| Date      | Revision Content                                                                                 | Revised By | Version |
|-----------|--------------------------------------------------------------------------------------------------|------------|---------|
| 2016/4/6  | Initial released                                                                                 | David Liao | FW001   |
| 2016/5/11 | (OTA_FW0002_20160505_1.bin)<br>Revise CMD01 Group ID setting,Addition CMD8D CMD82 CMD10<br>CMD11 | David Liao | FW0002  |
| 2016/5/18 | (OTA_ACI107_MESH_FW0002T_20160517.bin)<br>Addition mesh re-transmit number of time in CMD01      | David Liao | FW0002T |

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

TW-TEL: +886-2-8792-5853 SZ-TEL:+86-755-8279-3556

# AVANT Com ACI810700S-BLE Mesh-MD BTLE 4.2 SiP Module

#### **General Description**

- ACI810700S-BLE Mesh-MD is a high performance and low power BTLE V4.2 Mesh+ module. and it is designed for Bluetooth Low Energy (Bluetooth Low Energy (Bluetooth Low Energy 4.2 Mesh+ mode). This BLE module integrates high speed pipeline 8051 MCU, 128K Bytes In-system programmable flash memory, and integrates Becom BLE Mesh+ protocol, It support multi BLE device connection in the Mesh or Star ,P2P topology network;
- ACI810700S-BLE Mesh-MD support remote control switch and data commutation in BLE Mesh network, It support maxima 65535 BLE Mesh node in network;
- ACI810700S-BLE Mesh-MD has 128K bytes flash that supports AES128 engine and CCM. For low current consumption,
   ACI810700S BLE Mesh MD is integrated with both LDO and DC DC (busk) so that this device can be appreciated more officients
- ACI810700S-BLE Mesh-MD is integrated with both LDO and DC-DC (buck) so that this device can be operated more efficient when VDD voltage range from 2.0V to 3.6V. User can configure one of them (LDO or DC-DC) as a powered source for device operations.,
- ACI810700S-BLE Mesh-MD support transparent & Command mode or iBeacon ,MESH, custom mode ,Also support Upgrades Over the Air without Additional Flash ;For details about register setting, please refer to another document A8107 Datasheet

#### **Feature**

- Bluetooth v4.2 Compliant Protocol Stack for Single-Mode BLE Module
- ◆ High performance pipeline complicated 8051
- ◆ 128KB Flash memory with copy protection, 8KB SARM
- ◆ UART, I2C, SPI serial communication
- In-System programming/ In-Application programming
- ◆ Current consumption in operation mode: 18mA
- Deep sleep current (0.8 uA)
- ◆ Frequency band: 2400 2483MHz.
- FSK and GFSK modulation
- ♦ High sensitivity:
  - -96dBm at 500Kbps data rate
  - -92dBm at 1Mbps data rate
- Fast frequency hopping system .
- Built-in Low Battery Detector.
- Mesh & Star topology.

- FCC Certification only refers to the version with integrated antenna and the shielding
- Support Mesh+ Manufacture ID (Assign by APP UART Command)(All device need same Manufacture ID which in same mesh network)
- Support Mesh+ Group ID(Assign by APP UART Command( 1~65535 group)
- Support Mesh+ Device ID (Assign by APP UART Command)(1~65535 Device)
- Each node support 4 group ID define
- Mesh Network Processor Interface for Applications Running on an External Microcontroller
- Support external Mesh+ command commutation through serial port UART or APP UART(Baudrate:9600,19200,38400,115200bps/None parity /8 data bit/1 stop-bit)
- Support external Mesh+ data commutation through serial port UART(Maxima 15bytes per packet) or APP
- Each Mesh+ device support standalone connect with cellphone through BLE standard connection Mode, No Mesh
  master/salve device division
- Support BLE Mesh device easy register and delete through APP
- Support Mesh+ Read command to get remote side Group ID, Device ID, PWM & 15byte payload value
- Support Mesh Remote controller sleep function in battery application to saving power consumption
- Support BLE connection status I/O
- Support **4 PWM output** for dimmer lighting,
- Support PWM output automation when power on
- Support ADC meter function to get device power consumption `
- Over the Air Secure Firmware Upgrade
- Security smart Mesh, Each node own a private key, APP use the private key output to BLE mesh module, Then the node will verify and build BLE connection, The private key can be set and modify by Mesh+ command

#### ACI-BLE-Mesh Module-V1.5M





本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.



Avant-Com Inc

c TW-TEL: +886-2-8792-5853 SZ-TEL:+86-755-8279-3556

#### **Electrical Specification**

| Item                         | Specification                                                        | Remark      |
|------------------------------|----------------------------------------------------------------------|-------------|
| Standard Bluetooth           | BTLE V4.2                                                            |             |
| Data Encryption              | AES128 engine and CCM                                                |             |
| Тороlоду                     | Mesh ,Star                                                           |             |
| Node quantity                | Maxima :65535                                                        |             |
| Bus Interface                | UART                                                                 |             |
| Antenna Type                 | Without Antenna & integrated Print circuit board antenna             |             |
| Supply voltage               | 2.0V~3.6V                                                            |             |
| Current consumption          | 0.8uA @Deep Sleep mode                                               | typical     |
| (MCU only, RF in sleep mode) | 3.0uA @Sleep(WOR/TWOR off)                                           |             |
|                              | 5.0uA @Sleep (WOR /TWOR wake)                                        |             |
|                              | 2.5mA @Normal                                                        |             |
| Current Consumption          | 3mA @Stand-by mode                                                   | typical     |
| (RF with MCU in normal mode) | 12.5mA @PLL mode                                                     |             |
|                              | 17mA @Rx mode                                                        |             |
|                              | 15mA @Tx mode                                                        |             |
| Frequency                    | 2402 – 2480 MHz                                                      | ISM band    |
| Transmit output power        | 0 dBm @ room temperature                                             | Typical     |
|                              |                                                                      | Annotation1 |
| Rx sensitivity               | -92 dBm (typical) @ 1Mbps mode                                       | BER≦1E-3    |
| Modulation                   | GFSK                                                                 |             |
| Interface                    | 7 pin 1.27mm header X 1                                              |             |
|                              | 9 pin 1.27mm header X 1                                              |             |
|                              | 10 pin 1.27mm header X 1                                             |             |
| Dimension                    | 21.3mm(L) x 12.5mm(W) mm <sup>2</sup> with integrated PCB Antenna    |             |
| ACI810700S-BLE-MD+ANT        |                                                                      |             |
| ACI810700S-BLE-MD+Shielding  | 21.3mm(L) x 12.5mm(W) mm <sup>2</sup> with integrated Shielding case |             |
|                              | Shielding case height: 2 75mm and DCB thickness is 0.9mm             |             |
|                              |                                                                      |             |
|                              | 40 95 °C                                                             |             |
|                              | T40 ~ 00 U                                                           |             |

#### Absolute Maximum Ratings

| Parameter                        | With respect to | Rating         | Unit |
|----------------------------------|-----------------|----------------|------|
| Supply voltage range (VDD)       | GND             | -0.3 ~ 3.6     | V    |
| Digital IO pins range            | GND             | -0.3 ~ VDD+0.3 | V    |
| Voltage on the analog pins range | GND             | -0.3 ~ 2.1     | V    |
| Input RF level                   |                 | 14             | dBm  |
| Storage Temperature range        |                 | -55 ~ 125      | °C   |
| ESD Rating                       | HBM             | ± 5K           | V    |
|                                  | MM              | ± 200          | V    |

\*Stresses above those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

\*Device is ESD sensitive. Use appropriate ESD precautions. HBM (Human Body Mode) is tested under MIL-STD-883F Method 3015.7. MM (Machine Mode) is tested under JEDEC EIA/JESD22-A115-A.

\*Device is Moisture Sensitivity Level III (MSL 3).

\*Device is Moisture Sensitivity Level III (MSL 3).



本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

#### **Electrical Specification in detail**

(Ta=25°C, REGI = 3.3V, internal regulator voltage = 1.8V, unless otherwise noted)

| Parameter                     | Description                                                                | Min. | Туре      | Max.   | Unit  |
|-------------------------------|----------------------------------------------------------------------------|------|-----------|--------|-------|
| General                       | •                                                                          |      |           |        |       |
| Operating Temperature         |                                                                            | -40  |           | 85     | °C    |
| Supply Voltage (VDD)          | Regulator supply input                                                     | 2.0  |           | 3.6    | V     |
| Current                       | PM1 with Sleep timer                                                       |      | 5         |        | uA    |
| Consumption (MCU              | PM2 with Sleep timer                                                       |      | 5         |        | uA    |
| in stop mode and              | PM3 with Sleep timer                                                       |      | 3         |        | uA    |
| RF in sleep mode)             | PM3 without Sleep timer                                                    |      | 0.9       |        | uA    |
| Current                       | Standby Mode                                                               |      | 3         |        | mA    |
| Consumption                   | PLL Mode                                                                   |      | 12.5      |        | mA    |
| (MCU in normal                | RX Mode (AGC Off)                                                          |      | 16.5      |        | mA    |
| mode) MCU Clock               | RX Mode (AGC On)                                                           |      | 17        |        | mA    |
| @ 16MHz                       | TX Mode (@0dBm output)                                                     |      | 15        |        | mA    |
|                               |                                                                            |      | 10        |        |       |
| Synthesizer block             |                                                                            |      |           |        |       |
| Crystal settling time         | PM2 to Standby                                                             |      | 0.6/0.9   |        | ms    |
|                               | A8107F7000SQ8A(External Xtal,49US)<br>A8107F7001SQ8A(Internal Xtal of SiP) |      | 0.0,010   |        | ine   |
| Crystal frequency             |                                                                            |      | 16        |        | MHz   |
| Crystal tolerance             |                                                                            |      | ±2        |        | ppm   |
| Crystal Load Capacitance      |                                                                            |      | 1         |        | pF    |
| Crystal ESR                   |                                                                            |      |           | 80     | ohm   |
| PLL settling time             | Standby to PLL                                                             |      | 75        |        | μS    |
| Transmitter                   | •                                                                          |      |           |        |       |
| Carrier Frequency             |                                                                            | 2400 |           | 2483.5 | MHz   |
| Maximum Output Power          |                                                                            | -10  | 0         |        | dBm   |
| RF Power Control Range        |                                                                            |      | 20        |        | dB    |
| Out Band Spurious Emission    | 30MHz~1GHz                                                                 |      |           | -36    | dBm   |
|                               | 1GHz~12.75GHz                                                              |      |           | -30    | dBm   |
|                               | 1.8GHz~ 1.9GHz                                                             |      |           | -47    | dBm   |
|                               | 5.15GHz~ 5.3GHz                                                            |      |           | -47    | dBm   |
| Frequency deviation           | 500Kbps                                                                    |      | 186K      |        | Hz    |
|                               | 1M                                                                         |      | 250K      |        | Hz    |
|                               | 2M                                                                         |      | 500K      |        | Hz    |
| Data rate                     |                                                                            | 4K   |           | 2M     | bps   |
| TX settling time              | Standby to TX                                                              |      | 120       |        | uS    |
| Receiver                      |                                                                            |      |           |        | p     |
| Receiver sensitivity          | Data rate 2M (F⊫ = 2MHz)                                                   |      | -90       |        | dBm   |
| @ BER = 0.1%                  | Data rate 1M ( $F_{\rm IF} = 1$ MHz)                                       |      | -92       |        | dBm   |
|                               | Data rate 500K ( $F_{\rm F} = 1$ MHz)                                      |      | -96       |        | dBm   |
| IF Filter bandwidth           |                                                                            |      | 1200/2400 |        | KH7   |
| IF center frequency           |                                                                            |      | 1000/2000 |        | KHz   |
| Interference                  | Co-Channel (C/l <sub>o</sub> )                                             |      | 11        |        | dB    |
|                               | 1 <sup>st</sup> Adjacent Channel (C/L)                                     |      | 2         |        | dB    |
|                               | n <sup>d</sup> Adjacent Channel (C/I)                                      |      | -18       |        | dB    |
|                               | 2 Adjacent Channel (C/L)                                                   |      | -10       |        | dB    |
|                               | <u>3 Adjačeni Channer (C/I<sub>3</sub>)</u>                                |      | -20       |        | dB    |
| Maximum Operating Input Power | $\bigcirc PE \text{ input} (REP_0 19/)$                                    |      | -12       | 0      | dBm   |
| PX Spurious Emission          |                                                                            |      | }         | 50     | dPm   |
| TA Spunous Emission           |                                                                            |      |           | -52    |       |
| DSSI Danga with ACC turn are  |                                                                            | 400  |           | -47    |       |
| Root Kange with AGC turn on   |                                                                            | -100 | 100       | -10    | UBIII |
| KA settling time              | Standby to RX                                                              |      | 130       |        | μs    |

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

# Avant Com ACI810700S-BLE Mesh-MD BTLE 4.2 SiP Module

| 12Bit SAR ADC                                |                                    |         |       |         |     |
|----------------------------------------------|------------------------------------|---------|-------|---------|-----|
| Input voltage range                          |                                    | 0       |       | 1.8     | V   |
| External reference voltage                   |                                    |         | 1.8   |         | V   |
| Input capacitor                              |                                    |         | 25    |         | pF  |
| Bandwidth                                    |                                    |         | 200   |         | KHz |
| EOB, effective number of bits                |                                    |         | 10    |         | bit |
| INL                                          |                                    |         | +/- 2 |         | LSB |
| DNL                                          |                                    |         | +/-1  |         | LSB |
| Conversion time                              |                                    | 128     |       | 8       | μS  |
| Current consumption                          |                                    |         | 0.4   |         | mA  |
| Regulator                                    |                                    |         |       |         |     |
| Regulator settling time                      | A8107 Chip Pin 19 connected to 1nF |         | 200   |         | μS  |
| Band-gap reference voltage                   |                                    |         | 1.21  |         | V   |
| Regulator output voltage                     |                                    |         | 1.8   |         | V   |
| Digital IO DC characteristics                |                                    |         |       |         |     |
| High Level Input Voltage (VIH)               |                                    | 0.8*VDD |       | VDD     | V   |
| Low Level Input Voltage (VIL)                |                                    | 0       |       | 0.2*VDD | V   |
| High Level Output Voltage (V <sub>OH</sub> ) | @I <sub>OH</sub> = -0.5mA          | VDD-0.4 |       | VDD     | V   |
| Low Level Output Voltage (V <sub>OL</sub> )  | @I <sub>OL</sub> = 0.5mA           | 0       |       | 0.4     | V   |

#### SiP Module Block Diagram



#### **BLE Mesh Module with MCU Connect structure**



Module sleep/active switch only work on J2-7 always low (BLE off)

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

#### Interface Descriptions J1

| Pin No. | Symbol | Function Description                  | Remark     |
|---------|--------|---------------------------------------|------------|
| 1       | P0_0   | Programing I/O, Default output        |            |
| 2       | P0_1   | Programing I/O, Default output        |            |
| 3       | P0_2   | Programing I/O, Default input         |            |
| 4       | GND    | Ground                                |            |
| 5       | REGI   | RF Module supply voltage supply input | 2.0 ~ 3.6V |
| 6       | P0_3   | Programing I/O, Default input         |            |
| 7       | P0 4   | ICE mode / Debug EN                   |            |

12

| -       |        |                                                                        |        |
|---------|--------|------------------------------------------------------------------------|--------|
| Pin No. | Symbol | Function Description                                                   | Remark |
| 1       | P0_5   | UART Baud rate Selection                                               |        |
| 2       | P0_6   | UART Baud rate Selection                                               |        |
| 3       | P0_7   | Module Sleep/Active switch                                             |        |
|         |        | High: Sleep ;Low: Active                                               |        |
|         |        | Module sleep/active switch only work on J2-7 always low (BLE off)      |        |
| 4       | P1_0   | BLE Connection status Output;                                          |        |
|         |        | High: Standby/ADV :Low: Connection                                     |        |
| 5       | P1_1   | High(Open): Run BLE MESH mode,                                         |        |
|         |        | Low(GND): Run BLE to UART(P2P) mode. (Option when BLE Module Power On) |        |
| 6       | P1_2   | CTS: BLE UART Buffer full, CTS output High,                            |        |
| 7       | P1_3   | BLE function On/Off switch                                             |        |
|         |        | High: BLE On ;Low: BLE off (Mesh Only)                                 |        |
|         |        | 1. The BLE switch active only after Module restart(Power on initial)   |        |
|         |        | 2. P0_7 must be always low after Module restart                        |        |
| 8       | P1_4   | TTAG_TTDIO ( Programming pin )/PWM2 & Output ON/OFF                    |        |
| 9       | P1_5   | TTAG_TTCK ( Programming pin )/PWM3 & Output ON/OF                      |        |
| 10      | P1_6   | PWM0 & Output ON/OF                                                    |        |

J3

| Pin No.  | Symbol   | Function Description | Remark |
|----------|----------|----------------------|--------|
| 1        | P1_7     | PWM1 & Output ON/OF  |        |
| 2        | P3_0     | UART0_RX             |        |
| 3        | P3_1     | UART0_TX             |        |
| 4        | P3_2     | ADC_IN (0V~1.8V)     |        |
| 5        | P3_3     | NC                   |        |
| 6        | P3_4     | NC                   |        |
| 7        | P3_5     | NC                   |        |
| 8        | NC       | NC                   |        |
| 9        | RESETN   | RESETN               |        |
| Baudrate | ) J2-1(F | P0.5) J2-2(P0.6)     |        |

| Daudiate | $02^{-1}(1, 0.5)$ | 02-2(1 0.0) |
|----------|-------------------|-------------|
| 9600     | Open              | Open        |
| 19200    | GND               | Open        |
| 38400    | Open              | GND         |
| 115200   | GND               | GND         |

**Outline TOP View** 







ACI810700S-BLE Mesh-MD+ANT

ACI810700S-BLE Mesh-MD+Shielding

本資料所有屬瑋忠科技企業股份有限公司,非經書囬准計个刂翻비,侵裂或以具他形式傳遞或獨露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

Avant-Com Inc

TW-TEL: +886-2-8792-5853 SZ-TEL:+86-755-8279-3556 service@avantcom.com.tw www.avantcom.com.tw service@avantcom.com.cn www.avantcom.com.cn



#### Foot Print



本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

Avant-Com Inc

TW-TEL: +886-2-8792-5853 SZ-TEL:+86-755-8279-3556

## Avant Com ACI810700S-BLE Mesh-MD BTLE 4.2 SiP Module





#### **Bill of Material**

| Item | Component | Description                | Size           | Value                    | Tol.   | Manufacturer       | Manufacturer Number |
|------|-----------|----------------------------|----------------|--------------------------|--------|--------------------|---------------------|
| 1    | U1        | 128KB Flash<br>Transceiver | LGA 8x8 40pins | A8107F7000               |        | AMICCOM            |                     |
| 2    | Y1        | Crystal                    | 3.2 x2.5mm     | 16MHz, CL =12pF          | ±20ppm | 1. AURUM<br>2. TST | Annotation1         |
| 3    | Y2        | Crystal                    | 3.2 x1.5mm     | 32.768KHz<br>CL = 12.5pF | ±20ppm |                    | Annotation2         |

#### Annotation1:

1. A8107 has built-in crystal loading. User can set VCOSC[5:0] to meet crystal loading requirement.

2. Recommend VCOSC = 20, if crystal load = 12pf ,Recommend VCOSC = 13, if crystal load = 9pf

Annotation2:

1. A8107F7000 has built-in crystal loading capacitor for 32.768KHz crystal, but only for Cload =12.5pF.

#### **BTLE QDID Profile Certification Numbers**

|                            | Bluetooth(R) SIG Qualifications |                                |                                                                      |  |  |  |
|----------------------------|---------------------------------|--------------------------------|----------------------------------------------------------------------|--|--|--|
| QDID                       | Product Type                    | Design Name                    | Design Description                                                   |  |  |  |
| 52727 Controller Subsystem |                                 | A8105 controller subsystem-4.0 | A8105 / A8107 (RF compatible w. A8105) is a high speed 51 family SOC |  |  |  |
| 01111                      |                                 |                                | w. single mode Bluetooth low energy (BLE) RF transceiver             |  |  |  |
| <u>45008</u>               | Host Subsystem                  | AMC_BLE Host                   | A host subsystem for Bluetooth 4.0 LE                                |  |  |  |
| <u>49896</u>               | Profile Subsystem               | AMC_BLE Profile SPL01          | A profile subsystem for Bluetooth 4.0 LE                             |  |  |  |
| <u>51582</u>               | Profile Subsystem               | AMC_BLE Profile SPL02          | A profile subsystem for Bluetooth 4.0 LE (expansion )                |  |  |  |
| 62785                      | Profile Subsystem               | AMC_BLE Profile SPL03          | A profile subsystem for Bluetooth 4.1 LE                             |  |  |  |

Note: Profile subsystem QDID is needed only if SIG standard profile is used.

All subsystem by AMICCOM.

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

| Avant-Com Inc | T١ |
|---------------|----|
|               | ~  |

## Avant Com ACI810700S-BLE Mesh-MD BTLE 4.2 SiP Module

#### Order & Shipping Packing Information

| lte | m Module Part No.                 | dimension         | N.W | MOQ     | Tray    | Vacuum Bag     | Carton        | Remark                       |
|-----|-----------------------------------|-------------------|-----|---------|---------|----------------|---------------|------------------------------|
| 1   | ACI810700S-BLE Mesh-MD+ANT        | 21.3 x 12.5<br>mm | mg  | 1000PCS | 100 pcs | 1000pcs/10Tray | 5000pcs/5 Bag | Integrated<br>PCB Antenna    |
| 2   | 2 ACI810700S-BLEMesh-MD+Shielding | 21.3 x 12.5<br>mm | mg  | 1000PCS | 100 pcs | 1000pcs/10Tray | 5000pcs/5 Bag | Integrated<br>Shielding Case |

| Module                                           | Tray                | Stacked trays(Vacuum Bag)       | Packing carton       |
|--------------------------------------------------|---------------------|---------------------------------|----------------------|
| 14.5 x 12.5 mm<br>21.3 x 12.5 mm(PCB<br>Antenna) | 290 x 205 x 11(H)mm | 290 x 205 x 50(H)mm             | 380 x 270 x 270(H)mm |
|                                                  |                     | nit Leer-Tray<br>ohne Leer-Tray |                      |

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

### <u>焊接信息:</u>

#### 濕度敏感組件

以往SIP對濕氣的吸收相當敏感。因此建議上件之前,SIP或SIP模組先進行125℃烘烤8小時之後再進行上件。一般上件情況如下列:

(a.) 透過錫爐將SIP焊接至PCB上。

- (b.) 透過熱風槍將SIP焊接至PCB上。
- (c.) 透過錫爐將SIP模組焊接至其他主機板上。
- (d.) 透過熱風槍將SIP模組焊接至其他主機板上。

A8107 SIP 有通過 JEDEC 規範 MSL-3 的測試,經過烘烤後 SIP 或 SIP 模組在工廠環境下(≦ 30℃/60%RH)可暴露 168 小時。 在此時間內使用可以不需要烘烤。

#### 回流焊

A8107 SIP 允許通過最多 3 次回流焊。



#### 警告!!!

#### 此袋内裝濕度敏感之電子元件

- 1. 此袋在密封狀態下,可在溫度<40°C及相對溼度<90%下儲存12個月
- 2. 包裝袋被打開後,元件將被迴焊製程所採用時必須符合:
  - a. 在168小時內且工廠環境為≤30°C/60%RH完成。
  - b. 保存在<10%RH環境下。
- 3. 元件在下述情况下必須再進行烘烤:
  - a. 濕度指示卡在23+/-5°C時,>20%的點已變色。
  - b. 未符合2a或2b的規範。
- 4. 如需要烘烤,元件得於125+/-5°C下烘烤12小時。
- 5. 使用元件時須特別小心,否則可能會造成腳平面度/彎腳的異常。

備註:等級及溫度被定義於IPC/JEDEC J-STD-020

包裝袋密封日期:\_\_

(如果空白,請參照旁邊的條碼貼紙)



本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

 853
 service@avantcom.com.tw
 www.avantcom.com.tw

 556
 service@avantcom.com.cn
 www.avantcom.com.cn

### IPC/JEDEC J-STD-020D.1

#### CLASSIFICATION/RECLASSIFICATION

Refer to 4.2 for guidance on reclassification of previously qualified/classified SMDs.

Engineering studies have shown that thin, small volume SMD packages reach higher body temperatures during reflow sol- dering to boards that have been profiled for larger packages. Therefore, technical and/or business issues normally require thin, small volume SMD packages (reference Tables 4-1 and 4-2) to be classified at higher reflow temperatures. To accu- rately measure actual peak package body temperatures refer to JEP140 for recommended thermocouple use.

Note 1: Previously classified SMDs should only be reclassified by the manufacturer. Users should refer to the "Moisture

Sensitivity" label on the bag to determine at which reflow temperature the SMD packages were classified.

Note 2: Unless labeled otherwise, level 1 SMD packages are considered to be classified at 220 °C.

Note 3: If supplier and user agree, components can be classified at temperatures other than those in Tables 4-1 and 4-2.

Compatibility with Pb-Free Assembly Rework Pb-free area array components (classified per Table 4.2) should be 41

capable of assembly rework at 260 °C within 8 hours of removal from dry storage or bake, per J-STD-033. Components that do not meet this assembly rework requirement or that the supplier does not support 260 °C rework shall be so speci- fied by the component manufacturer. To verify this capability for components classified at a temperature below 260 °C, a sample of the size per 5.1.2 shall be soaked per level 6 conditions (see Table 5-1) using a time on label (TOL) of 8 hours, and subjected to a single reflow cycle with Tp of not less than 260 °C. All devices in the sample shall pass electrical test and have a damage response (per 6.1 and 6.2) not greater than that observed for the same package at its rated MSL level. Rework compatibility verification is not required for area array components rated at 260 °C or peripheral leaded metal lead frame packages that do not require full body hot air rework.

#### Table 4-1 SnPb Eutectic Process - Classification Temperatures (T<sub>c</sub>)

| Package Thickness | Volume mm <sup>3</sup><br><350 | Volume mm³<br>≥350 |
|-------------------|--------------------------------|--------------------|
| <2.5 mm           | 235 °C                         | 220 °C             |
| ≥2.5 mm           | 220 °C                         | 220 °C             |

#### Table 4-2 Pb-Free Process - Classification Temperatures (T<sub>c</sub>)

| Package<br>Thickness | Volume mm <sup>3</sup><br><350 | Volume mm <sup>3</sup><br>350 - 2000 | Volume mm <sup>3</sup><br>>2000 |
|----------------------|--------------------------------|--------------------------------------|---------------------------------|
| <1.6 mm              | 260 °C                         | 260 °C                               | 260 °C                          |
| 1.6 mm - 2.5 mm      | 260 °C                         | 250 °C                               | 245 °C                          |
| >2.5 mm              | 250 °C                         | 245 °C                               | 245 °C                          |

Note 1: At the discretion of the device manufacturer, but not the board assembler/user, the maximum peak package body temperature (T<sub>p</sub>) can exceed the values specified in Tables 4-1 or 4-2. The use of a higher  $T_p$  does not change the classification temperature ( $T_c$ ).

Note 2: Package volume excludes external terminals (e.g., balls, bumps, lands, leads) and/or nonintegral heat sinks. Note 3: The maximum component temperature reached during reflow depends on package thickness and volume. The use of convection reflow processes reduces the thermal gradients between packages. However, thermal gradients due to differences in thermal mass of SMD packages may still exist.

Note 4: Moisture sensitivity levels of components intended for use in a Pb-free assembly process shall be evaluated using the Pb-free classification temperatures and profiles defined in Tables 4.2 and 5-2, whether or not Pb-free.

Note 5: SMD packages classified to a given moisture sensitivity level by using Procedures or Criteria defined within any previous version of J-STD-020, JESD22-A112 (rescinded), IPC-SM-786 (rescinded) do not need to be reclassified to the current revision unless a change in classification level or a higher peak classification temperature is desired

4.1 Compatibility with Pb-Free Assembly Rework Pb-free area array components (classified per Table 4.2) should be capable of assembly rework at 260 °C within 8 hours of removal from dry storage or bake, per J-STD-033. Componentsthat do not meet this assembly rework requirement or that the supplier does not support 260 °C rework shall be so specifiedby the component manufacturer. To verify this capability for components classified at a temperature below 260 °C, asample of the size per 5.1.2 shall be soaked per level 6 conditions (see Table 5-1) using a time on label (TOL) of 8 hours, and subjected to a single reflow cycle with Tp of not less than 260 °C. All devices in the sample shall pass electrical testand have a damage response (per 6.1 and 6.2) not greater than that observed for the same package at its rated MSL level. Rework compatibility verification is not required for area array components rated at 260 °C or peripheral leaded metal leadframe packages that do not require full body hot air rework.

4.2 Reclassification SMD packages previously classified to a moisture sensitivity level and classification temperature (Tc) may be reclassified if the damage response (e.g., delamination/cracking) at the more severe condition for items listed in 6.1 and 6.2 is less than, or equal to, the damage response at the original classification condition. If no major changes have been made to a previously qualified SMD package, this method may be used for reclassification to an improved level (i.e., longer floor life) at the same reflow temperature. The reclassification level cannot be improved by more than 1 level without additional reliability testing. Reclassification to level 1 requires additional reliability testing. If no major changes have been made to a previously qualified SMD package, this method may be used for reclassification at a higher reflow temperature providing the moisture level remains the same or degrades to a more sensitive level.No SMD packages classified as moisture sensitive by any previous version of J-STD-020, JESD22-A112 (rescinded), or IPC-SM-786 (rescinded) may be reclassified as nonmoisture sensitive (level 1) without additional reliability stress testing (e.g., JESD22-A113 and JESD-47 or the semiconductor manufacturer's in-house procedures). To minimize testing, the results from a given SMD package may be generically accepted to cover all other devices which are manufactured in the same package, using the same packaging materials (e.g., die attach, mold compound and/or die coating, etc.), with the die using the same wafer fabrication technology, and with die pad dimensions not greater than those qualified

The following attributes could affect the moisture sensitivity of a device and may require reclassification:

• Die attach material/process. • Number of pins. • Encapsulation (mold compound or glob top) material/process.

• Die pad area and shape.• Body size.• Passivation/die coating.• Leadframe, substrate, and/or heat spreader design/material/finish.

• Die size/thickness.• Wafer fabrication technology/process.• Interconnect.• Lead lock taping size/location as well as material.

#### 本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

| want-Com Inc | TW-TEL: +886-2-8792-5853 | service@avantcom.com.tw | www.avantcom.com.tw |
|--------------|--------------------------|-------------------------|---------------------|
|              | SZ-TEL:+86-755-8279-3556 | service@avantcom.com.cn | www.avantcom.com.cn |

#### PROCEDURE

The recommended procedure is to start testing at the lowest moisture sensitivity level the evaluation package is reasonably expected to pass (based on knowledge of other similar evaluation packages). In the case of equipment malfunction, operator error, or electrical power loss, engineering judgment shall be used to ensure that the minimum intent/requirements of this specification are met.

#### 5.1 Sample Requirements

5.1.1 Reclassification (qualified package without additional reliability testing) For a qualified SMD package being reclassified without additional reliability testing, select a minimum sample of 22 units for each moisture sensitivity level to be tested. A minimum of 2 nonconsecutive assembly lots must be included in the sample with each lot having approximately the same representation. Sample units shall have completed all manufacturing processing required prior to shipment. Sample groups may be run concurrently on 1 or more moisture sensitivity levels.

5.1.2 Classification/Reclassification and Rework Select a minimum sample of 11 units for each moisture sensitivity level to be tested. A minimum of 2 nonconsecutive assembly lots must be included in the sample with each lot having approximately the same representation. Sample units shall have completed all manufacturing processes required prior to shipment. Sample groups may be run concurrently on 1 or more moisture sensitivity levels. Testing must be continued until a passing level is found.SMD packages should not be reclassified by the user unless approved by the supplier. 5.2 Initial Electrical Test Test appropriate electrical parameters (e.g., data sheet values, in-house specifications, etc.). Replace any components, while maintaining the sample requirements of 5.1.2, which fail to meet tested parameters.

5.3 Initial Inspection Perform an external visual (at 40X) and acoustic microscope examination on all components to establish a baseline for the cracking/delamination criteria in 6.2.1.

Note: This standard does not consider or establish any accept/reject criteria for delamination at initial/time zero inspection.

5.4 Bake Bake the sample for 24 hours minimum at 125 +5/-0 °C. This step is intended to remove moisture from the

package so that it will be "dry "

Note: This time/temperature may be modified if desorption data on the particular device under test shows that a different condition is required to obtain a "dry" package when starting in the wet condition for 85 °C/85% RH (see 8.3).

5.5 Moisture Soak Place devices in a clean, dry, shallow container so that the package bodies do not touch or overlap each other. Submit each sample to the appropriate soak requirements shown in Table 5-1. At all times parts should be handled using proper ESD procedures in accordance with JESD-625

#### JEDEC MSL-3 Moisture Sensitivity Levels

|       | FLOOR LIFE         |               | SOAK REQUIREMENTS |              |                                     |                 |              |
|-------|--------------------|---------------|-------------------|--------------|-------------------------------------|-----------------|--------------|
| LEVEL |                    |               | STANDARD          |              | ACCELERATED EQUIVALENT <sup>1</sup> |                 |              |
|       |                    |               |                   |              | eV<br>0.40-0.48                     | eV<br>0.30-0.39 | CONDITION    |
|       | TIME               | CONDITION     | TIME (hours)      | CONDITION    | TIME (hours)                        | TIME (hours)    |              |
| 1     | Unlimited          | ≤30 °C/85% RH | 168 +5/-0         | 85 °C/85% RH | NA                                  | NA              | NA           |
| 2     | 1 year             | ≤30 °C/60% RH | 168 +5/-0         | 85 °C/60% RH | NA                                  | NA              | NA           |
| 2a    | 4 weeks            | ≤30 °C/60% RH | 696 +5/-0         | 30 °C/60% RH | 120 +1/-0                           | 168 +1/-0       | 60 °C/60% RH |
| 3     | 168 hours          | ≤30 °C/60% RH | 192 +5/-0         | 30 °C/60% RH | 40 +1/-0                            | 52 +1/-0        | 60 °C/60% RH |
| 4     | 72 hours           | ≤30 °C/60% RH | 96 +2/-0          | 30 °C/60% RH | 20 +0.5/-0                          | 24 +0.5/-0      | 60 °C/60% RH |
| 5     | 48 hours           | ≤30 °C/60% RH | 72 +2/-0          | 30 °C/60% RH | 15 +0.5/-0                          | 20 +0.5/-0      | 60 °C/60% RH |
| 5a    | 24 hours           | ≤30 °C/60% RH | 48 +2/-0          | 30 °C/60% RH | 10 +0.5/-0                          | 13 +0.5/-0      | 60 °C/60% RH |
| 6     | Time on Label(TOL) | ≤30 °C/60% RH | TOL               | 30 °C/60% RH | NA                                  | NA              | NA           |

Note 1: CAUTION - To use the "accelerated equivalent" soak conditions, correlation of damage response (including electrical, after soak and reflow), should be established with the "standard" soak conditions. Alternatively, if the known activation energy for moisture diffusion of the package materials is in the range of 0.40 - 0.48 eV or 0.30 - 0.39 eV, the "accelerated equivalent" may be used. Accelerated soak times may vary due to material properties (e.g., mold compound, encapsulant, etc.). JEDEC document JESD22-A120 provides a method for determining the diffusion coefficient. Note 2: The standard soak time includes a default value of 24 hours for semiconductor manufacturer's exposure time (MET) between bake and bag and includes the

maximum time allowed out of the bag at the distributor's facility.

If the actual MET is less than 24 hours the soak time may be reduced. For soak conditions of 30 °C/60% RH, the soak time is reduced by 1 hour for each hour the MET is less than 24 hours. For soak conditions of 60 °C/60% RH, the soak time is reduced by 1 hour for each 5 hours the MET is less than 24 hours.

If the actual MET is greater than 24 hours the soak time must be increased. If soak conditions are 30 °C/60% RH, the soak time is increased 1 hour

for each hour that the actual MET exceeds 24 hours. If soak conditions are 60 °C/60% RH, the soak time is increased 1 hour for each 5 hours that the actual MET exceeds 24 hours

Note 3: Supplier may extend the soak times at their own risk.

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

| want-Com Inc | TW-TEL: +886-2-8792-5853 | service@avantcom.com.tw | www.avantcom.com.tw |
|--------------|--------------------------|-------------------------|---------------------|
|              | SZ-TEL:+86-755-8279-3556 | service@avantcom.com.cn | www.avantcom.com.cn |

#### **Recommended Reflow Profile**

Referred to IPC/JEDEC standard. Peak Temperature : <260°C; Number of Times : 2 times



#### **Classification Reflow Profiles**

| Profile Feature                                                                                  | Sn-Pb Eutectic Assembly                                                                                                                                            | Pb-Free Assembly                                                                                                                                                   |  |  |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Preheat/Soak                                                                                     |                                                                                                                                                                    |                                                                                                                                                                    |  |  |
| Temperature Min (T <sub>smin</sub> )                                                             | 100 °C                                                                                                                                                             | 150 °C                                                                                                                                                             |  |  |
| Temperature Max (T <sub>smax</sub> )                                                             | 150 °C                                                                                                                                                             | 200 °C                                                                                                                                                             |  |  |
| Time $(t_s)$ from $(T_{smin} \text{ to } T_{smax})$                                              | 60-120 seconds                                                                                                                                                     | 60-120 seconds                                                                                                                                                     |  |  |
| Ramp-up rate ( $T_L$ to $T_p$ )                                                                  | 3 °C/second max.                                                                                                                                                   | 3 °C/second max.                                                                                                                                                   |  |  |
| Liquidous temperature (T <sub>L</sub> )                                                          | 183 °C                                                                                                                                                             | 217 °C                                                                                                                                                             |  |  |
| Time $(t_L)$ maintained above $T_L$                                                              | 60-150 seconds                                                                                                                                                     | 60-150 seconds                                                                                                                                                     |  |  |
| Peak package body temperature (T <sub>p</sub> )                                                  | For users T <sub>p</sub> must not exceed the<br>Classification temp in Table 4-1.<br>For suppliers T must equal or exceed<br>the Classification temp in Table 4-1. | For users T <sub>p</sub> must not exceed the<br>Classification temp in Table 4-2.<br>For suppliers T must equal or exceed<br>the Classification temp in Table 4-2. |  |  |
| Time $(t_p)^*$ within 5 °C of the specified classification temperature $(T_c)$ , see Figure 5-1. | 20* seconds                                                                                                                                                        | 30* seconds                                                                                                                                                        |  |  |
| Ramp-down rate $(T_p \text{ to } T_L)$                                                           | 6 °C/second max.                                                                                                                                                   | 6 °C/second max.                                                                                                                                                   |  |  |
| Time 25 °C to peak temperature                                                                   | 6 minutes max.                                                                                                                                                     | 8 minutes max.                                                                                                                                                     |  |  |
| * Tolerance for peak profile temperature (T) is defined as a supplier minimum and a user maximum |                                                                                                                                                                    |                                                                                                                                                                    |  |  |

**Note 1:** All temperatures refer to the center of the package, measured on the package body surface that is facing up during assembly reflow (e.g., live-bug). If parts are reflowed in other than the normal live-bug assembly reflow orientation (i.e., dead-bug),  $T_p$  **shall** be within  $\pm 2 \degree$  of the live-bug  $T_p$  and still meet the  $T_c$  requirements, otherwise, the profile **shall** be adjusted to achieve the latter. To accurately measure actual peak package body temperatures refer to JEP140 for recommended thermocouple use.

Note 2: Reflow profiles in this document are for classification/preconditioning and are not meant to specify board assembly profiles. Actual board assembly profiles should be developed based on specific process needs and board designs and should not exceed the parameters in Table 5-2.

For example, if  $T_c$  is 260 °C and time  $t_p$  is 30 seconds, this means the following for the supplier and the user.

For a supplier: The peak temperature must be at least 260 °C. The time above 255 °C must be at least 30 seconds. For a user: The peak temperature must not exceed 260 °C. The time above 255 °C must not exceed 30 seconds.

**Note 3:** All components in the test load **shall** meet the classification profile requirements.

Note 4: SMD packages classified to a given moisture sensitivity level by using Procedures or Criteria defined within any previous version of J-STD-020, JESD22-A112 (rescinded), IPC-SM-786 (rescinded) do not need to be reclassified to the current revision unless a change in classification level or a higher peak classification temperature is desired.

#### 本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。

The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.

| Avant-Com Inc | TW-TEL: +886-2-8792-5853 | service@avantcom.com.tw | www.avantcom.com.tw |  |
|---------------|--------------------------|-------------------------|---------------------|--|
|               | SZ-TEL:+86-755-8279-3556 | service@avantcom.com.cn | www.avantcom.com.cn |  |

#### FEDERAL COMMUNICATIONS COMMISSION STATEMENT

**NOTE:** This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses and can radiate radio frequency energy and if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try correcting the interference by one or more of the following measures:

- Reorient the receiving antenna.
- Increase the separation between the equipment and receiver.
- Connect the equipment into and outlet on a circuit different from that to which the receiver is connected.
- Consult the dealer or an experienced radio/TV technician for help.

You are cautioned that changes or modifications not expressly approved by the party responsible for compliance could void your authority to operate the equipment.

本資料所有屬瑋忠科技企業股份有限公司,非經書面准許不可翻印,複製或以其他形式傳遞或揭露。 The information contained herein is the exclusive property of Avant-Com Inc and shall not be distributed, reproduced, or disclosed in whole or in part without prior permission of Avant-Com Inc.